

# MT6365 Product Brief

Version:1.0Release date:202

2023-09-01

# The full datasheet is available with an NDA

Use of this document and any information contained therein is subject to the terms and conditions set forth in Exhibit 1. This document is subject to change without notice.

# **Version History**

| Version | Date       | Description      |
|---------|------------|------------------|
| 1.0     | 2023-09-01 | Official release |

# **Table of Contents**

| Vers | ion Hi  | istory2                                                               |
|------|---------|-----------------------------------------------------------------------|
|      |         | Contents3                                                             |
| List | of Figu | ures3                                                                 |
| List |         | les3                                                                  |
| 1    |         | rview4                                                                |
|      | 1.1     | Features 4                                                            |
|      | 1.2     | Applications 4                                                        |
|      | 1.3     | General Description 4                                                 |
|      | 1.4     | Ordering Information 5                                                |
|      | 1.5     | Boot-up Voltage Table on Each Part5                                   |
|      | 1.6     | Pin Assignments and Description 6                                     |
| 2    | Elect   | rical Characteristics11                                               |
|      | 2.1     | Absolute Maximum Ratings over Operating Free-Air Temperature Range 11 |
|      | 2.2     | Thermal Characteristics                                               |
|      | 2.3     | Pin Voltage Range 11                                                  |
|      | 2.4     | Recommended Operating Range                                           |
|      | 2.5     | Electrical Characteristics                                            |
| 3    | MT6     | 365 Packaging······                                                   |
|      |         | Package Dimensions 17                                                 |
| Exhi | bit 1 T | Ferms and Conditions                                                  |

# **List of Figures**

| Figure 1-1. MT6365 WFBGA 203 (5.98 x 5.62 mm) pin assignment (top view) ······ | …6 |
|--------------------------------------------------------------------------------|----|
| Figure 3-1. Package dimensions                                                 | 17 |

# **List of Tables**

| ple 1-1. Ordering options                 | ··5 |
|-------------------------------------------|-----|
| ble 1-2. Boot-up voltage table            | ··5 |
| ble 1-3. MT6365 pin description           | ··6 |
| ple 2-1. Absolute maximum ratings         | 11  |
| ble 2-2. Thermal characteristics          | 11  |
| ble 2-3. Pin voltage range ·····          | 11  |
| ble 2-4. Operation condition ·····        | 15  |
| ble 2-5. General electrical specification | 15  |

### 1 Overview

#### 1.1 **Features**

- Handles smart phone baseband power management
- Input range: 2.6~5V
- 9 buck converters and 33 LDOs optimized for specific smart phone subsystems
- Full-set high-quality audio feature: Supports uplink/downlink audio CODEC
- 32K-Crystal-less RTC oscillator for system timing, 1.8 clock buffer output
- SPI interface
- Over-current and thermal overload protection
- Programmable under voltage lockout protection
- Watchdog reset
- Flexibility hardware PMIC reset function
- Power-on reset and start-up timer
- Precision voltage, temperature, and current measurement fuel gauge
- Storage card plug-out protection
- 203-pin WFBGA package

#### 1.2 **Applications**

- MT6365 is ideal for power management of smart phones and other portable systems.
- Industrial HMI, desktop POS, KIOSK, digital signage

#### 1.3 **General Description**

MT6365 is a power management system chip optimized for handsets and smart phones, containing 9 buck converters and 33 LDOs optimized for specific smart phone subsystems.

Sophisticated controls are available for power-up and the RTC alarm. MT6365 is optimized for maximum battery life, allowing the RTC circuit to stay alive without a battery for several hours.

MT6365 adopts SPI interface and two SRCLKEN control pins to control buck converters, LDOs, and various drivers; it provides enhanced safety control and protocol for handshaking with baseband.

MT6365 is available in a 203-pin WFBGA package. The operating temperature ranges from -40°C to +85°C.

### **Ordering Information** 1.4

# Table 1-1. Ordering options

| Order #     | Marking | Temp. range | Package        |
|-------------|---------|-------------|----------------|
| MT6365IAW/B |         | -40 ~ +85°C | WFBGA 203 pins |
| MT6365IBW/B |         | -40 ~ +85°C | WFBGA 203 pins |

### Boot-up Voltage Table on Each Part 1.5

| Table 1-2. Boot-up voltage table |                            |                        |                     |                                     |  |  |  |
|----------------------------------|----------------------------|------------------------|---------------------|-------------------------------------|--|--|--|
| BUCK name                        | Part number                | Default<br>voltage (V) | Default on<br>(Y/N) | Application                         |  |  |  |
| VPROC1                           | MT6365IAW/B<br>MT6365IBW/B | 0.75                   | Y                   | GPU<br>APU<br>ISP                   |  |  |  |
| VPROC2                           | MT6365IAW/B<br>MT6365IBW/B | 0.75                   | Y                   | Processor<br>DLA<br>GPU             |  |  |  |
| VGPU11 + VGPU12                  | MT6365IAW/B<br>MT6365IBW/B | 0.75                   | Y                   | Processor<br>Digital core always on |  |  |  |
| VCORE                            | MT6365IAW/B<br>MT6365IBW/B | 0.75                   | Y                   | Digital core always on<br>Processor |  |  |  |
| VMODEM                           | MT6365IAW/B<br>MT6365IBW/B | 0.75                   | N<br>Y              | Processor<br>No used<br>APU         |  |  |  |
| VPU                              | MT6365IAW/B<br>MT6365IBW/B | 0.75<br>0.75           | Y                   | RF DIG<br>SRAM                      |  |  |  |
| LDO name                         | Part Number                | Default<br>voltage (V) | Default on<br>(Y/N) | Application                         |  |  |  |
| VA09                             | MT6365IAW/B<br>MT6365IBW/B | 0.85<br>0.85           | Y<br>Y<br>N         | AP<br>HDMIRX<br>RF                  |  |  |  |
| VRFCK                            | MT6365IAW/B                | 1.6                    | Y                   | MT6365 internal use (DCXO)          |  |  |  |
| VEMC                             | MT6365IAW/B                | 3                      | Y                   | eMMC and UFS                        |  |  |  |
| VSRAM_PROC1                      | MT6365IAW/B<br>MT6365IBW/B | 0.85                   | Y                   | SRAM                                |  |  |  |
| VSRAM_PROC2                      | MT6365IAW/B<br>MT6365IBW/B | 0.85                   | Y                   | SRAM                                |  |  |  |
| VSRAM_OTHERS                     | MT6365IAW/B                | 0.75                   | Y                   | SRAM                                |  |  |  |
| VSRAM MD                         | MT6365IAW/B                | 0.75                   | Y                   | SRAM                                |  |  |  |

# Table 1-2. Boot-up voltage table

| 203 | 1                | 2               | 3               | 4                | 5               | 6                 | 7                 | 8                 | 9              | 10                | 11               | 12                | 13              | 14                | 15              | 16              |   |
|-----|------------------|-----------------|-----------------|------------------|-----------------|-------------------|-------------------|-------------------|----------------|-------------------|------------------|-------------------|-----------------|-------------------|-----------------|-----------------|---|
| A   | NC               | VRF12           | VS2             | vsys_vs2         | VSYS_VPA        | VPA               | VSYS_VPU          | VPU               | GND_VM<br>ODEM | VMODEM            | VSYS_VM<br>ODEM  | VSYS_VPR<br>OC2   | VPROC2          | GND_VPR<br>OC2    | VSYS_VPR<br>OC1 | VSYS_VPR<br>OC1 | A |
| в   | VRF12_S          | VA12            | VS2             | GND_VS2          | GND_VPA         | VPA               | GND_VPU           | VPU               | GND_VM<br>ODEM | VMODEM            | VSYS_VM<br>ODEM  | VSYS_VPR<br>OC2   | VPROC2          | GND_VPR<br>OC2    | VPROC1          | VPROC1          | в |
| с   | VCN13            | VS2_LDO2        | VA09            | VSYS_SM<br>PS    | VS2_FB          | GND_SMP<br>S      | VPA_FB            | GND_VPU<br>_FB    | VPU_FB         | GND_VM<br>ODEM_FB | VMODEM<br>_FB    | GND_VPR<br>OC2_FB |                 | VPROC2_F<br>B     | GND_VPR<br>OC1  | GND_VPR<br>OC1  | с |
| D   | VSRAM_M<br>D     | VS2_LDO1        | VSRAM_P<br>ROC1 | VSRAM_o<br>thers | EXT_PMIC<br>_PG | EXT_PMIC<br>_EN2  | EXT_PMIC<br>_EN1  | PWRKEY            |                | CHRDETB           | PMU_TES<br>TMODE |                   | HOMEKEY         | GND_VPR<br>OC1_FB | GND_VGP<br>U12  | GND_VGP<br>U12  | D |
| E   | AU_V18N          | VSRAM_P<br>ROC2 | RESETB          |                  |                 | GND               | GND               | GND               | GND            | GND               | SPI_CLK          | SPI_CSN           | SPI_MISO        |                   | VGPU12          | VGPU12          | E |
| F   | FLYN             |                 | AU_LOLP         | AU_LOLN          |                 | AUD_NLE_<br>MOSI0 | AUD_SYN<br>C_MOSI | GND               | GND            | GND               |                  | SPI_MOSI          |                 | VPROC1_F<br>B     | VSYS_VGP<br>U12 | VSYS_VGP<br>U12 | F |
| G   | FLYP             | AVSS18_A<br>UD  | AU_HPR          | AU_REFN          |                 | AUD_NLE_<br>MOSI1 | AUD_DAT_<br>MISO1 | GND               | GND            | GND               |                  | FSOURCE           | SRCLKEN_I<br>N1 | VGPU11_F<br>B     | VSYS_VGP<br>U11 | VSYS_VGP<br>U11 | G |
| н   |                  | AVDD18_<br>AUD  |                 | AU_HPL           |                 | AUD_DAT_<br>MISO0 | AUD_CLK_<br>MOSI  |                   |                |                   |                  | RTC32K_1<br>V8_0  | SRCLKEN_I<br>N0 |                   | VGPU11          | VGPU11          | н |
| J   | AVDD30_A<br>UD   | AVSS30_A<br>UD  | AU_HSN          | AU_HSP           |                 | AUD_DAT_<br>MOSI0 | AUD_DAT_<br>MISO2 |                   |                |                   | DVSS18_I<br>O    | RTC32K_1<br>V8 1  | WDTRSTB_<br>IN  | GND_VGP<br>U11 FB | GND_VGP<br>U11  | GND_VGP<br>U11  | J |
| к   | AVDD18_C<br>ODEC |                 | HP_EINT         | ACCDET           |                 | AUD_DAT_<br>MOSI1 | AUD_DAT_<br>MOSI2 |                   |                | DVDD18_<br>DIG    | DVDD18_I<br>O    | SCP_VREQ<br>VAO   |                 | GND_VCO<br>RE FB  | GND_VCO<br>RE   | GND_VCO<br>RE   | к |
| L   | AU_VIN0_<br>P    | AU_VIN0_<br>N   | AU_VIN3_<br>N   | AU_VIN3_<br>P    | AU_MICBI<br>AS0 |                   | BATADC_P          | AVSS18_A<br>UXADC | CS_P           | CS_N              | GND_VRE<br>F     | VREF              | VRTC28          |                   | VCORE           | VCORE           | L |
| м   |                  | AU_VIN1_<br>P   | AU_VIN2_<br>P   | AU_MICBI<br>AS1  | AU_MICBI<br>AS2 | XO_WCN            |                   | AUXADC_<br>VIN1   |                | VIBR              | VSYSSNS          | BATON             | UVLO_VTH        | VCORE_FB          | VSYS_VCO<br>RE  | VSYS_VCO<br>RE  | м |
| N   | AVSS_XO_<br>ISO  | AU_VIN1_<br>N   | AU_VIN2_<br>N   | AVSS_RFC<br>K    | AVSS_BBC<br>K   |                   |                   | VAUX18            | VFE28          | VIO28             | VCAMIO           | VAUD18            | VEFUSE          |                   | V\$1            | VS1             | N |
| P   | XTAL1            | AVSS_XO         | VRFCK_1         | XO_CEL           | VBBCK           | XO_EXT            | VUSB              | VSIM1             | VSYS_LDO<br>2  | VSYS_LDO<br>1     | VM18             | VS1_LDO1          | VS1_LDO2        | VS1_FB            | GND_VS1         | VSYS_VS1        | P |
| R   | AVSS_XO          | XTAL2           | VXO22           | VRFCK            | xo_soc          | XO_NFC            | VBIF28            | VSIM2             | VEMC           | VCN33_1           | VCN33_2          | VUFS              | VCN18           | VRF18             | VIO18           | NC              | R |
|     | 1                | 2               | 3               | 4                | 5               | 6                 | 7                 | 8                 | 9              | 10                | 11               | 12                | 13              | 14                | 15              | 16              |   |

# **1.6** Pin Assignments and Description

Figure 1-1. MT6365 WFBGA 203 (5.98 x 5.62 mm) pin assignment (top view)

| Ball | Symbol  | I/O | Description            |
|------|---------|-----|------------------------|
| N8   | VAUX18  | 0   | VAUX18 output voltage  |
| R7   | VBIF28  | 0   | VBIF28 output voltage  |
| N9   | VFE28   | 0   | VFE28 output voltage   |
| R10  | VCN33_1 | 0   | VCN33_1 output voltage |
| R11  | VCN33_2 | 0   | VCN33_2 output voltage |
| R9   | VEMC    | 0   | VEMC33 output voltage  |
| P8   | VSIM1   | 0   | VSIM1 output voltage   |
| R8   | VSIM2   | 0   | VSIM2 output voltage   |
| M10  | VIBR    | 0   | VIBR output voltage    |
| N10  | VIO28   | 0   | VIO28 output voltage   |
| P7   | VUSB    | 0   | VUSB output voltage    |
| N12  | VAUD18  | 0   | VAUD18 output voltage  |
| N11  | VCAMIO  | 0   | VCAMIO output voltage  |
| R13  | VCN18   | 0   | VCN18 output voltage   |
| N13  | VEFUSE  | 0   | VEFUSE output voltage  |
| R15  | VIO18   | 0   | VIO18 output voltage   |
| P11  | VM18    | 0   | VM18 output voltage    |
| R14  | VRF18   | 0   | VRF18 output voltage   |
| R12  | VUFS    | 0   | VUFS output voltage    |
| С3   | VA09    | 0   | VA09 output voltage    |
| B2   | VA12    | 0   | VA12 output voltage    |
| C1   | VCN13   | 0   | VCN13 output voltage   |
| A2   | VRF12   | 0   | VRF12 output voltage   |
| B1   | VRF12_S | Ι   | LDO VRF12 feedback pin |

# Table 1-3. MT6365 pin description

| Ball     | Symbol        | 1/0 | Description                                       |
|----------|---------------|-----|---------------------------------------------------|
| -        | Symbol        | I/O | Description                                       |
| D3       | VSRAM_PROC1   | 0   | VSRAM_PROC1 output voltage                        |
| E2       | VSRAM_PROC2   | 0   | VSRAM_PROC2 output voltage                        |
| D4       | VSRAM_OTHERS  | 0   | VSRAM_OTHERS output voltage                       |
| D1       | VSRAM_MD      | 0   | VSRAM_MD output voltage                           |
| P12      | VS1_LDO1      | PWR | 2V power supply of SLDO1                          |
| P13      | VS1_LDO2      | PWR | 2V power supply of SLDO1                          |
| D2       | VS2_LDO1      | PWR | 1.35V power supply of SLDO2                       |
| C2       | VS2_LDO2      | PWR | 1.35V power supply of SLDO2                       |
| P10      | VSYS_LDO1     | PWR | Power supply input of LDO group 1                 |
| P9       | VSYS_LDO2     | PWR | Power supply input of LDO group 2                 |
| К4       | ACCDET        |     | Accessory detection input                         |
| H4       | AU_HPL        | 0   | Earphone left channel output                      |
| G3       | AU_HPR        | 0   | Earphone right channel output                     |
| J3       | AU_HSN        | 0   | Handset negative output                           |
| J4       | AU_HSP        | 0   | Handset positive output                           |
| F4       | AU_LOLN       | 0   | Lineout negative output                           |
| F3       | AU_LOLP       | 0   | Lineout positive output                           |
| L5       | AU_MICBIAS0   | 0   | Microphone bias 0                                 |
| M4       | AU_MICBIAS1   | 0   | Microphone bias 1                                 |
| M5       | AU_MICBIAS2   | 0   | Microphone bias 2                                 |
| G4       | AU_REFN       | GND | Audio reference ground                            |
| L2       | AU_VIN0_N     | I   | Microphone channel 0 negative input               |
| L1       | AU_VINO_P     |     | Microphone channel 0 positive input               |
| N2       | AU_VIN1_N     | 1   | Microphone channel 1 negative input               |
| M2       | AU_VIN1_P     | I   | Microphone channel 1 positive input               |
| N3       | AU_VIN2_N     | I   | Microphone channel 2 negative input               |
| M3       | AU_VIN2_P     | 1   | Microphone channel 2 positive input               |
| L3       | AU_VIN3_N     | 1   | Microphone channel 3 negative input               |
| L4       | AU_VIN3_P     | I   | Microphone channel 3 positive input               |
| К3       | HP_EINT       | I   | HPL detection                                     |
| E1       | AU_V18N       | PWR | Audio -1.8V supply                                |
| H2       | AVDD18_AUD    | PWR | 1.8V power supply of audio                        |
| К1       | AVDD18_CODEC  | PWR | 1.8V power supply of CODEC                        |
| J1       | AVDD30_AUD    | PWR | Power supply of audio UL                          |
| G2       | AVSS18_AUD    | GND | Audio DL ground                                   |
| J2       | AVSS30_AUD    | GND | Audio UL ground                                   |
| F1       | FLYN          | 0   | Flying capacitor bottom                           |
| G1       | FLYP          | 0   | Flying capacitor top                              |
| L7       | BATADC_P      | I   | AUXADC + input pin for monitoring battery voltage |
| M8       | AUXADC_VIN1   | I   | AUXADC input 1 (GPS CO-CLK)                       |
| L8       | AVSS18_AUXADC | GND | AUXADC ground                                     |
| C6       | GND_SMPS      | GND | GND of buck controller                            |
| C4       | VSYS_SMPS     | PWR | Power supply of buck controller                   |
| К15, К16 | GND_VCORE     | GND | Ground of CORE                                    |
| К14      | GND_VCORE_FB  | I   | Remote sense on ground of VCORE                   |
| L15, L16 | VCORE         | 0   | SW node of VCORE                                  |
| M14      | VCORE_FB      | I   | BUCK VCORE feedback pin on Vout                   |

| Ball          | Symbol                      | I/O | Description                              |
|---------------|-----------------------------|-----|------------------------------------------|
| M15, M16      | VSYS VCORE                  | PWR | Power supply of VCORE                    |
| A14, B14      | GND_VPROC2                  | GND | Ground of VPROC2                         |
| C12           | GND_VPROC2_FB               |     | Remote sense on ground of VPROC2         |
| A13, B13      | VPROC2                      | 0   | SW node of VPROC2                        |
| C14           | VPROC2 FB                   | 1   | BUCK VPROC2 feedback pin on Vout         |
| A12, B12      | VSYS VPROC2                 | PWR | Power supply of VPROC2                   |
| B7            | GND_VPU                     | GND | Ground of VPU                            |
| C8            | GND_VPU_FB                  |     | Remote sense on ground of VPU            |
| A8, B8        | VPU                         | 0   | SW node of VPU                           |
| C9            | _                           | 1   | BUCK VPU feedback pin on Vout            |
| A7            | VPU_FB<br>VSYS_VPU          | PWR | Power supply of VPU                      |
|               |                             | GND | Ground of VMODEM                         |
| A9, B9<br>C10 | GND_VMODEM<br>GND_VMODEM_FB |     |                                          |
|               |                             |     | Remote sense on ground of VMODEM         |
| A10, B10      | VMODEM                      | 0   | SW node of VMODEM                        |
| C11           |                             |     | BUCK VMODEM feedback pin on Vout         |
| A11, B11      | VSYS_VMODEM                 | PWR | Power supply of VMODEM                   |
| B5            | GND_VPA                     | GND | Ground of VPA                            |
| A6, B6        | VPA                         | 0   | SW node of VPA                           |
| C7            | VPA_FB                      | I   | BUCK VPA feedback pin on Vout            |
| A5            | VSYS_VPA                    | PWR | Power supply of VPA                      |
| P15           | GND_VS1                     | GND | Ground of VS1                            |
| N15, N16      | VS1                         | 0   | SW node of VS1                           |
| P14           | VS1_FB                      |     | BUCK VS1 feedback pin on Vout            |
| P16           | VSYS_VS1                    | PWR | Power supply of VS1                      |
| B4            | GND_VS2                     | GND | Ground of VS2                            |
| A3, B3        | VS2                         | 0   | SW node of VS2                           |
| C5            | VS2_FB                      | I   | BUCK VS2 feedback pin on Vout            |
| A4            | VSYS_VS2                    | PWR | Power supply of VS2                      |
| C15, C16      | GND_VPROC1                  | GND | Ground of VPROC1                         |
| D14           | GND_VPROC1_FB               | I   | Remote sense on ground of VPROC1         |
| B15, B16      | VPROC1                      | 0   | SW node of VPROC1                        |
| F14           | VPROC1_FB                   | I   | BUCK VPROC1 feedback pin on Vout         |
| A15, A16      | VSYS_VPROC1                 | PWR | Power supply of VPROC1                   |
| J15, J16      | GND_VGPU11                  | GND | Ground of VGPU11                         |
| J14           | GND_VGPU11_FB               | 1   | Remote sense on ground of VGPU11         |
| H15, H16      | VGPU11                      | 0   | SW node of VGPU11                        |
| G14           | VGPU11_FB                   | 1   | BUCK VGPU11 feedback pin on Vout         |
| G15, G16      | VSYS_VGPU11                 | PWR | Power supply of VGPU11                   |
| D15, D16      | GND_VGPU12                  | GND | Ground of VGPU12                         |
| E15, E16      | VGPU12                      | 0   | SW node of VGPU12                        |
| F15, F16      | VSYS_VGPU12                 | PWR | Power supply of VGPU12                   |
| P2, R1        | AVSS_XO                     | GND | Ground for XO                            |
| N1            | AVSS_XO_ISO                 | GND | Connect to GSUB for DCXO noise isolation |
| N4            | AVSS_RFCK                   | GND | Ground for RF clock buffer               |
| N5            | AVSS_BBCK                   | GND | Ground for baseband clock buffer         |
| R3            | VXO22                       | 0   | VXO22 output voltage                     |
| R4            | VRFCK                       | 0   | RF clock buffer power source             |

| Ball | Symbol        | I/O | Description                                             |
|------|---------------|-----|---------------------------------------------------------|
| P3   | VRFCK 1       | 0   | RF clock buffer power source                            |
| P5   | VBBCK         | 0   | Baseband clock buffer power source                      |
| P4   | XO CEL        | 0   | RF clock buffer output to Cell. RF                      |
| P6   | XO_EXT        | 0   | Baseband clock buffer output to UFS                     |
| R6   | XO_NFC        | 0   | Baseband clock buffer output to NFC                     |
| R5   | XO SOC        | 0   | Baseband clock buffer output to SOC                     |
| M6   | XO_WCN        | 0   | RF clock buffer output to Conn. RF                      |
| P1   | <br>XTAL1     | I   | XTAL input                                              |
| R2   | XTAL2         | 0   | XTAL output                                             |
| F6   | AUD NLE MOSIO | I   | Audio control interface                                 |
| H7   | AUD_CLK_MOSI  | I   | Audio control interface                                 |
| H6   | AUD DAT MISO0 | 0   | Audio control interface                                 |
| G7   | AUD DAT MISO1 | 0   | Audio control interface                                 |
| J7   | AUD_DAT_MISO2 | 0   | Audio control interface                                 |
| J6   | AUD DAT MOSIO | I   | Audio control interface                                 |
| К6   | AUD_DAT_MOSI1 | I   | Audio control interface                                 |
| К7   | AUD_DAT_MOSI2 | I   | Audio control interface                                 |
| G6   | AUD_NLE_MOSI1 | I   | Audio control interface                                 |
| F7   | AUD_SYNC_MOSI | I   | Audio control interface                                 |
| К10  | DVDD18_DIG    | PWR | VDIG18 output voltage                                   |
| K11  | DVDD18_IO     | PWR | Digital IO power                                        |
| J11  | DVSS18_IO     | GND | Digital IO power GND                                    |
| G12  | FSOURCE       | PWR | EFUSE power source                                      |
| H12  | RTC32K_1V8_0  | 0   | VIO18 domain 32 kHz clock output                        |
| J12  | RTC32K_1V8_1  | 0   | VIO18 domain 32 kHz clock output                        |
| E11  | SPI_CLK       | I   | SPI control interface                                   |
| E12  | SPI_CSN       | I/O | SPI control interface                                   |
| E13  | SPI_MISO      | I/O | SPI control interface                                   |
| F12  | SPI_MOSI      | I/O | SPI control interface                                   |
| H13  | SRCLKEN_IN0   | Ι   | Source clock enable pin 0                               |
| G13  | SRCLKEN_IN1   | Ι   | Source clock enable pin 1                               |
| K12  | SCP_VREQ_VAO  | 1   | Voltage source request input pin, connected to          |
| K1Z  |               | 1   | SOC                                                     |
| D13  | HOMEKEY       | I   | HOMEKEY button                                          |
| J13  | WDTRSTB_IN    | I   | Watchdog reset from AP                                  |
| L10  | CS_N          | I   | Fuel gauge ADC input pin                                |
| L9   | CS_P          | I   | Fuel gauge ADC input pin                                |
| D7   | EXT_PMIC_EN1  | 0   | Ext PMIC enable pin 1                                   |
| D6   | EXT_PMIC_EN2  | 0   | Ext PMIC enable pin 2                                   |
| D5   | EXT_PMIC_PG   | I   | Ext PMIC power-good pin                                 |
| D10  | CHRDETB       | I   | Charger detection signal from sub PMIC                  |
| D11  | PMU_TESTMODE  | I   | PMU test mode signal (tied to GND in normal operation)  |
| D8   | PWRKEY        | I   | PWRKEY button                                           |
| E3   | RESETB        | 0   | System reset release signal                             |
| M12  | BATON         | I   | Battery NTC pin for battery and its temperature sensing |
| L11  | GND_VREF      | GND | Ground for bandgap                                      |
| LTT  |               | UND | Ground for bandgap                                      |

| Ball                                                | Symbol   | I/O | Description                                                            |
|-----------------------------------------------------|----------|-----|------------------------------------------------------------------------|
| M13                                                 | UVLO_VTH | Ι   | UVLO threshold control pin                                             |
| L12                                                 | VREF     | 0   | Bandgap reference voltage                                              |
| M11                                                 | VSYSSNS  | Ι   | VSYS supply input for internal block and UVLO detection                |
| L13                                                 | VRTC28   | 0   | RTC LDO output. Supply of RTC macro where backup battery can be added. |
| E6, E7, E8, E9, E10,<br>F8, F9, F10, G8, G9,<br>G10 | D_GND    | GND | Ground                                                                 |
| A1, R16                                             | DUMMY    | NC  | NC                                                                     |

### 2 **Electrical Characteristics**

#### 2.1 Absolute Maximum Ratings over Operating Free-Air Temperature Range

Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. These numbers are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect the device reliability.

| Parameter                  | Condition           | Min.  | Тур. | Max.       | Unit |
|----------------------------|---------------------|-------|------|------------|------|
| Free-air temperature range |                     | -40   |      | 85         | °C   |
| Storage temperature range  |                     | -65   |      | 150        | °C   |
| Battery pin input $_{(1)}$ | Steady state        | -0.5  |      | 6          | V    |
|                            | Transient (< 10 ms) | -0.5  |      | 7          | V    |
| Non-battery power pin (2)  | Steady state        | -0.5  |      | 5          | V    |
| Signal pins (3)            | Steady state        | -0.5  |      | Vxx+0.5(3) | V    |
| ESD robustness             | HBM                 | 2,000 |      |            | V    |

## Table 2-1. Absolute maximum ratings

(1) Note 1 VSYS\_XXX/Vxxx (BUCK SW node)/VSYSSNS/BATADC -> battery input pin

(2) Note 2 Non-battery power input -> reference Table 2-1 (PWR pin but not connected with battery)

(3) Note 3 Vxx = Max. operation voltage (refer to Table 2-2)

#### 2.2 **Thermal Characteristics**

# Table 2-2. Thermal characteristics

| Parameter                                   | Condition   | Min. | Тур. | Max. | Unit |
|---------------------------------------------|-------------|------|------|------|------|
| Thermal resistance from junction to ambient | In free air |      | 40.5 |      | °C/W |

Note. The device is mounted on an 8-metal-layer PCB and modeled per JEDEC51-9 condition.

#### 2.3 **Pin Voltage Range**

The table below lists the operation rang voltages for all MT6365 I/O pins.

| Ball | Ball Symbol Voltage range |        | Unit |  |  |  |  |
|------|---------------------------|--------|------|--|--|--|--|
| N8   | VAUX18                    | 0~1.98 | V    |  |  |  |  |
| R7   | VBIF28                    | 0~5    | V    |  |  |  |  |
| N9   | VFE28                     | 0~5    | V    |  |  |  |  |
| R10  | VCN33_1                   | 0~5    | V    |  |  |  |  |
| R11  | VCN33_2                   | 0~5    | V    |  |  |  |  |

## Table 2-3. Pin voltage range

| Ball       | Symbol               | Voltage range | Unit |
|------------|----------------------|---------------|------|
| R9         | VEMC                 | 0~5           | V    |
| P8         | VSIM1                | 0~5           | V    |
| R8         | VSIM2                | 0~5           | V    |
| M10        | VIBR                 | 0~5           | V    |
| N10        | VIO28                | 0~5           | V    |
| P7         | VUSB                 | 0~5           | V    |
| N12        | VAUD18               | 0~2.2         | V    |
| N11        | VCAMIO               | 0~2.2         | V    |
| R13        | VCN18                | 0~2.2         | V    |
| N13        | VEFUSE               | 0~2.2         | V    |
| R15        | VIO18                | 0~2.2         | V    |
| P11        | VM18                 | 0~2.2         | V    |
| R14        | VRF18                | 0~2.2         | V    |
| R12        | VUFS                 | 0~2.2         | V    |
| C3         | VA09                 | 0~2.2         | V    |
| B2         | VA05                 | 0~2.2         | V    |
| C1         | VCN13                | 0~2.2         | V    |
| A2         | VRF12                | 0~2.2         | V    |
| B1         | VRF12_S              | 0~2.2         | V    |
| D3         | VSRAM_PROC1          | 0~1.4         | V    |
| E2         | VSRAM_PROC2          | 0~1.4         | V    |
| D4         | VSRAM_PROCZ          | 0~1.4         | V    |
| D4 D1      |                      | 0~1.4         | V    |
| P12        | VSRAM_MD             | 0~2.2         | V    |
| P12<br>P13 | VS1_LDO1<br>VS1_LDO2 | 0~2.2         | V    |
| D2         | VS1_LD02<br>VS2_LD01 | 0~2.2         | V    |
| C2         |                      | 0~2.2         | V    |
| P10        | VS2_LDO2             | 0~5           | V    |
|            | VSYS_LDO1            |               | V    |
| P9         | VSYS_LDO2            | 0~5           |      |
| K4         | ACCDET               | 0~3.3         | V    |
| H4         | AU_HPL               | -2.1 ~ +2.1   | V    |
| G3         | AU_HPR               | -2.1 ~ +2.1   | V    |
| J3         | AU_HSN               | -2.1 ~ +2.1   | V    |
| J4         | AU_HSP               | -2.1 ~ +2.1   | V    |
| F4         | AU_LOLN              | -2.1 ~ +2.1   | V    |
| F3         | AU_LOLP              | -2.1 ~ +2.1   | V    |
| L5         | AU_MICBIASO          | 0~3.3         | V    |
| M4         | AU_MICBIAS1          | 0~3.3         | V    |
| M5         | AU_MICBIAS2          | 0~3.3         | V    |
| G4         | AU_REFN              | 0             | V    |
| L2         | AU_VINO_N            | 0~3.3         | V    |
| L1         | AU_VIN0_P            | 0~3.3         | V    |
| N2         | AU_VIN1_N            | 0~3.3         | V    |
| M2         | AU_VIN1_P            | 0~3.3         | V    |
| N3         | AU_VIN2_N            | 0~3.3         | V    |
| M3         | AU_VIN2_P            | 0~3.3         | V    |
| L3         | AU_VIN3_N            | 0~3.3         | V    |

| Ball     | Symbol            | Voltage range | Unit |
|----------|-------------------|---------------|------|
| L4       | AU_VIN3_P         | 0~3.3         | V    |
| КЗ       | HP_EINT           | -2.1 ~ 3.3    | V    |
| E1       | AU_V18N           | -2.1 ~ 0      | V    |
| H2       | AVDD18_AUD        | 0~2.1         | V    |
| К1       | AVDD18_CODEC      | 0~1.98        | V    |
| J1       | <br>AVDD30_AUD    | 0~3.3         | V    |
| G2       | AVSS18 AUD        | 0             | V    |
| J2       | AVSS30_AUD        | 0             | V    |
| F1       | <br>FLYN          | -2.1 ~ 0      | V    |
| G1       | FLYP              | 0~2.1         | V    |
| L7       | BATADC_P          | 0~5           | V    |
| M8       | AUXADC_VIN1       | 0~1.84        | V    |
| L8       | AVSS18_AUXADC     | 0             | V    |
| C6       |                   | 0             | V    |
| C4       | VSYS SMPS         | 0~5           | V    |
| K15, K16 | GND_VCORE         | 0             | V    |
| K14      | GND_VCORE_FB      | 0             | V    |
| L15, L16 | VCORE             | 0~5           | V    |
| M14      | VCORE_FB          | 0~5           | V    |
| M15, M16 | VSYS_VCORE        | 0~5           | V    |
| A14, B14 | GND_VPROC2        | 0             | V    |
| C12      | <br>GND_VPROC2_FB | 0             | V    |
| A13, B13 | VPROC2            | 0~5           | V    |
| C14      | VPROC2_FB         | 0~5           | V    |
| A12, B12 | VSYS_VPROC2       | 0~5           | V    |
| B7       | GND_VPU           | 0             | V    |
| C8       | GND_VPU_FB        | 0             | V    |
| A8, B8   | VPU               | 0~5           | V    |
| С9       | VPU_FB            | 0~5           | V    |
| A7       | VSYS_VPU          | 0~5           | V    |
| А9, В9   | GND_VMODEM        | 0             | V    |
| C10      | GND_VMODEM_FB     | 0             | V    |
| A10, B10 | VMODEM            | 0~5           | V    |
| C11      | VMODEM_FB         | 0~5           | V    |
| A11, B11 | VSYS_VMODEM       | 0~5           | V    |
| B5       | GND_VPA           | 0             | V    |
| A6, B6   | VPA               | 0~5           | V    |
| C7       | VPA_FB            | 0~5           | V    |
| A5       | VSYS_VPA          | 0~5           | V    |
| P15      | GND_VS1           | 0             | V    |
| N15, N16 | VS1               | 0~5           | V    |
| P14      | VS1_FB            | 0~5           | V    |
| P16      | VSYS_VS1          | 0~5           | V    |
| B4       | GND_VS2           | 0             | V    |
| АЗ, ВЗ   | VS2               | 0~5           | V    |
| C5       | VS2_FB            | 0~5           | V    |
| A4       | VSYS_VS2          | 0~5           | V    |

| Ball     | Symbol         | Voltage range | Unit |
|----------|----------------|---------------|------|
| C15, C16 | GND_VPROC1     | 0             | V    |
| D14      | GND_VPROC1_FB  | 0             | V    |
| B15, B16 | VPROC1         | 0~5           | V    |
| F14      | VPROC1 FB      | 0~5           | V    |
| A15, A16 | VSYS_VPROC1    | 0~5           | V    |
| J15, J16 | <br>GND_VGPU11 | 0             | V    |
| J14      |                | 0             | V    |
| H15, H16 | <br>VGPU11     | 0~5           | V    |
| G14      | VGPU11 FB      | 0~5           | V    |
| G15, G16 |                | 0~5           | V    |
| D15, D16 | <br>GND_VGPU12 | 0             | V    |
| E15, E16 | VGPU12         | 0~5           | V    |
| F15, F16 | VSYS_VGPU12    | 0~5           | V    |
| P2, R1   | AVSS_XO        | 0             | V    |
| N1       | AVSS_XO_ISO    | 0             | V    |
| N4       | AVSS RFCK      | 0             | V    |
| N5       | AVSS BBCK      | 0             | V    |
| R3       | <br>VXO22      | 0~2.42        | V    |
| R4       | VRFCK          | 0~1.76        | V    |
| P3       | VRFCK_1        | 0~1.76        | V    |
| P5       | VBBCK          | 0~1.32        | V    |
| P4       | XO_CEL         | 0~1.76        | V    |
| P6       | XO_EXT         | 0~1.32        | V    |
| R6       | XO_NFC         | 0~1.32        | V    |
| R5       | XO_SOC         | 0~1.32        | V    |
| M6       | XO_WCN         | 0~1.76        | V    |
| P1       | XTAL1          | -0.2 ~ 2.2    | V    |
| R2       | XTAL2          | 0.2 ~ 1.7     | V    |
| F6       | AUD_NLE_MOSI0  | 0~1.98        | V    |
| H7       | AUD_CLK_MOSI   | 0~1.98        | V    |
| H6       | AUD_DAT_MISO0  | 0~1.98        | V    |
| G7       | AUD_DAT_MISO1  | 0~1.98        | V    |
| J7       | AUD_DAT_MISO2  | 0~1.98        | V    |
| J6       | AUD_DAT_MOSI0  | 0~1.98        | V    |
| К6       | AUD_DAT_MOSI1  | 0~1.98        | V    |
| К7       | AUD_DAT_MOSI2  | 0~1.98        | V    |
| G6       | AUD_NLE_MOSI1  | 0~1.98        | V    |
| F7       | AUD_SYNC_MOSI  | 0~1.98        | V    |
| К10      | DVDD18_DIG     | 0~1.98        | V    |
| K11      | DVDD18_IO      | 0~1.98        | V    |
| J11      | DVSS18_IO      | 0             | V    |
| G12      | FSOURCE        | 0~1.98        | V    |
| H12      | RTC32K_1V8_0   | 0~1.98        | V    |
| J12      | RTC32K_1V8_1   | 0~1.98        | V    |
| E11      | SPI_CLK        | 0~1.98        | V    |
| E12      | SPI_CSN        | 0~1.98        | V    |
| E13      | SPI_MISO       | 0~1.98        | V    |

| Ball                                             | Symbol       | Voltage range | Unit |
|--------------------------------------------------|--------------|---------------|------|
| F12                                              | SPI_MOSI     | 0~1.98        | V    |
| H13                                              | SRCLKEN_INO  | 0~1.98        | V    |
| G13                                              | SRCLKEN_IN1  | 0~1.98        | V    |
| K12                                              | SCP_VREQ_VAO | 0~1.98        | V    |
| D13                                              | HOMEKEY      | 0~1.98        | V    |
| J13                                              | WDTRSTB_IN   | 0~1.98        | V    |
| L10                                              | CS_N         | -0.1 ~ 1.8    | V    |
| L9                                               | CS_P         | -0.1 ~ 1.8    | V    |
| D7                                               | EXT_PMIC_EN1 | 0~5           | V    |
| D6                                               | EXT_PMIC_EN2 | 0~5           | V    |
| D5                                               | EXT_PMIC_PG  | 0~5           | V    |
| D10                                              | CHRDETB      | 0~5           | V    |
| D11                                              | PMU_TESTMODE | 0~5           | V    |
| D8                                               | PWRKEY       | 0~5           | V    |
| E3                                               | RESETB       | 0~1.98        | V    |
| M12                                              | BATON        | 0~3.08        | V    |
| L11                                              | GND_VREF     | 0             | V    |
| M13                                              | UVLO_VTH     | 0~3.3         | V    |
| L12                                              | VREF         | 0~1.32        | V    |
| M11                                              | VSYSSNS      | 0~5           | V    |
| L13                                              | VRTC28       | 0~2.98        | V    |
| E6, E7, E8, E9, E10, F8, F9,<br>F10, G8, G9, G10 | D_GND        | 0             | V    |
| A1, R16                                          | DUMMY        | NC            | V    |

#### **Recommended Operating Range** 2.4

# Table 2-4. Operation condition

| Parameter                 | Condition | Min.                | Тур. | Max. | Unit |
|---------------------------|-----------|---------------------|------|------|------|
| Ambient temperature (TA)  |           | -40                 |      | 85   | °C   |
| Junction temperature (TJ) |           | -40                 |      | 125  | °C   |
| Operating input voltage   |           | 3.15 <sup>(1)</sup> |      | 5    | V    |

(1) Note 1 This minimum input voltage still needs to check the detailed test conditions for each function in specification table.

#### 2.5 **Electrical Characteristics**

- VBAT = 2.6~5V, minimum loads applied on all outputs, unless otherwise noted.
- Typical values are at TA = 25°C.

| -                        |                           |      |      |      |      |  |
|--------------------------|---------------------------|------|------|------|------|--|
| Parameter                | Condition                 | Min. | Тур. | Max. | Unit |  |
| Operation Ground Current |                           |      |      |      |      |  |
| Standby without 32K XTAL | VBAT = 4V, low-power mode |      | 510  | 665  | μΑ   |  |

| Power down leakage current without 32K XTAL  | VBAT = 4V<br>Temp = 25°C |           |     | 85       | uA |
|----------------------------------------------|--------------------------|-----------|-----|----------|----|
| Under Voltage Lock-Out (UVLO)                |                          |           |     |          |    |
| Under voltage falling threshold              |                          | 2.55      | 2.6 | 2.65     | V  |
| Under voltage rising threshold               | R = 200K                 | 2.95      | 3.0 | 3.05     | V  |
| Over Voltage Lock-Out (OVLO)                 |                          |           |     |          |    |
| Over voltage falling threshold               |                          | 5.1       | 5.2 | 5.3      | V  |
| Over voltage rising threshold                |                          | 5.5       | 5.6 | 5.7      | V  |
| Reset Generator                              |                          |           |     |          |    |
| Output high                                  |                          | VIO - 0.4 | 1   |          | V  |
| Output low                                   |                          |           |     | 0.2      | V  |
| PWRKEY                                       |                          |           |     |          |    |
| High voltage                                 |                          | 1.45      |     |          | V  |
| Low voltage                                  |                          |           |     | 0.3      | V  |
| De-bounce time                               |                          |           | 32  |          | ms |
| Control Input Voltage                        |                          |           |     |          |    |
| Control input high<br>(SPI, SRCLKEN related) |                          | 0.75*VI   | 0   |          | V  |
| Control input low<br>(SPI, SRCLKEN related)  |                          |           |     | 0.25*VIO | V  |
| Thermal Shut-Down                            |                          |           |     | •        | -  |
| PMIC shut-down threshold                     |                          |           | 150 |          | °C |
| Shut-down release threshold                  |                          |           | 110 |          | °C |

## 3 MT6365 Packaging

#### **Package Dimensions** 3.1



Figure 3-1. Package dimensions

# **Exhibit 1 Terms and Conditions**

Your access to and use of this document and the information contained herein (collectively this "Document") is subject to your (including the corporation or other legal entity you represent, collectively "You") acceptance of the terms and conditions set forth below ("T&C"). By using, accessing or downloading this Document, You are accepting the T&C and agree to be bound by the T&C. If You don't agree to the T&C, You may not use this Document and shall immediately destroy any copy thereof.

This Document contains information that is confidential and proprietary to MediaTek Inc. and/or its affiliates (collectively "MediaTek") or its licensors and is provided solely for Your internal use with MediaTek's chipset(s) described in this Document and shall not be used for any other purposes (including but not limited to identifying or providing evidence to support any potential patent infringement claim against MediaTek or any of MediaTek's suppliers and/or direct or indirect customers). Unauthorized use or disclosure of the information contained herein is prohibited. You agree to indemnify MediaTek for any loss or damages suffered by MediaTek for Your unauthorized use or disclosure of this Document, in whole or in part.

MediaTek and its licensors retain titles and all ownership rights in and to this Document and no license (express or implied, by estoppels or otherwise) to any intellectual propriety rights is granted hereunder. This Document is subject to change without further notification. MediaTek does not assume any responsibility arising out of or in connection with any use of, or reliance on, this Document, and specifically disclaims any and all liability, including, without limitation, consequential or incidental damages.

THIS DOCUMENT AND ANY OTHER MATERIALS OR TECHNICAL SUPPORT PROVIDED BY MEDIATEK IN CONNECTION WITH THIS DOCUMENT, IF ANY, ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE. MEDIATEK SPECIFICALLY DISCLAIMS ALL WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, COMPLETENESS OR ACCURACY AND ALL WARRANTIES ARISING OUT OF TRADE USAGE OR OUT OF A COURSE OF DEALING OR COURSE OF PERFORMANCE. MEDIATEK SHALL NOT BE RESPONSIBLE FOR ANY MEDIATEK DELIVERABLES MADE TO MEET YOUR SPECIFICATIONS OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM.

Without limiting the generality of the foregoing, MediaTek makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does MediaTek assume any liability arising out of the application or use of any product, circuit or software. You agree that You are solely responsible for the designing, validating and testing Your product incorporating MediaTek's product and ensure such product meets applicable standards and any safety, security or other requirements.

The above T&C and all acts in connection with the T&C or this Document shall be governed, construed and interpreted in accordance with the laws of Taiwan, without giving effect to the principles of conflicts of law.